Part Number Hot Search : 
01203 GS25T24 ZM4757A 12S05 TA0177A 200000 IL1117 048201
Product Description
Full Text Search
 

To Download FST16211 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 FST16211 24-Bit Bus Switch
July 1997 Revised August 2000
FST16211 24-Bit Bus Switch
General Description
The Fairchild Switch FST16211 provides 24-bits of highspeed CMOS TTL-compatible bus switching. The low on resistance of the switch allows inputs to be connected to outputs without adding propagation delay or generating additional ground bounce noise. The device is organized as a 12-bit or 24-bit bus switch. When OE1 is LOW, the switch is ON and Port 1A is connected to Port 1B. When OE2 is LOW, Port 2A is connected to Port 2B. When OE1/2 is HIGH, a high impedance state exists between the A and B Ports.
Features
s 4 switch connection between two ports s Minimal propagation delay through the switch s Low lCC s Zero bounce in flow-through mode s Control inputs compatible with TTL level s Also packaged in plastic Fine Pitch Ball Grid Array (FBGA)
Ordering Code:
Order Number FST16211GX (Note 1) FST16211MEA FST16211MTD Package Number BGA54A Preliminary MS56A MTD56 Package Description 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-195, 5.5mm Wide [TAPE and REEL] 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Note 1: BGA package available in Tape and Reel only.
Logic Diagram
(c) 2000 Fairchild Semiconductor Corporation
DS500037
www.fairchildsemi.com
FST16211
Connection Diagrams
Pin Assignment for SSOP and TSSOP
Pin Descriptions
Pin Name OE1, OE2 1A, 2A 1B, 2B Description Bus Switch Enables Bus A Bus B
FBGA Pin Assignments
1 A B C D E F G H J 1A2 1A4 1A6 1A10 1A12 2A4 2A6 2A8 2A10 2 1A1 1A3 1A5 1A9 1A11 2A3 2A5 2A7 2A9 3 NC 1A7 GND 1A8 2A1 2A2 VCC 2A11 2A12 4 OE2 OE1 1B7 1B8 2B1 2B2 GND 2B11 2B12 5 1B1 1B3 1B5 1B9 1B11 2B3 2B5 2B7 2B9 6 1B2 1B4 1B6 1B10 1B12 2B4 2B6 2B8 2B10
Truth Table
Inputs OE1 L L Pin Assignment for FBGA H H OE2 L H L H Inputs/Outputs 1A, 1B 1A = 1B 1A = 1B Z Z 2A, 2B 2A = 2B Z 2A = 2B Z
TOP VIEW
www.fairchildsemi.com
2
FST16211
Absolute Maximum Ratings(Note 2)
Supply Voltage (VCC) DC Switch Voltage (VS) (Note 3) DC Input Voltage (VIN) (Note 4) DC Input Diode Current (lIK) VIN<0V DC Output (IOUT) Sink Current DC VCC/GND Current (ICC/IGND) Storage Temperature Range (TSTG)
-0.5V to +7.0V -0.5V to +7.0V -0.5V to +7.0V -50mA
128mA
Recommended Operating Conditions (Note 5)
Power Supply Operating (VCC) Input Voltage (VIN) Output Voltage (VOUT) Input Rise and Fall Time (tr, tf) Switch Control Input Switch I/O Free Air Operating Temperature (TA) 0nS/V to 5nS/V 0nS/V to DC -40 C to +85 C 4.0V to 5.5V 0V to 5.5V 0V to 5.5V
+/- 100mA -65C to +150 C
Note 2: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 3: VS is the voltage observed/applied at either A or B Ports across the switch. Note 4: The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed. Note 5: Unused control inputs must be held HIGH or LOW. They may not float.
DC Electrical Characteristics
Symbol VIK VIH VIL II IOZ RON Parameter Clamp Diode Voltage HIGH Level Input Voltage LOW Level Input Voltage Input Leakage Current OFF-STATE Leakage Current Switch On Resistance (Note 7) VCC (V) 4.5 4.0-5.5 4.0-5.5 5.5 0 5.5 4.5 4.5 4.5 4.0 ICC ICC Quiescent Supply Current Increase in ICC per Input 5.5 5.5 4 4 8 11 2.0 0.8 1.0 10 1.0 7 7 12 20 3 2.5 TA = -40 C to +85 C Min Typ (Note 6) Max -1.2 Units V V V A A A A mA 0 VIN 5.5V VIN = 5.5V 0 A, B VCC VIN = 0V, IIN = 64mA VIN = 0V, IIN = 30mA VIN = 2.4V, IIN = 15mA VIN = 2.4V, IIN = 15mA VIN = VCC or GND, IOUT = 0 One input at 3.4V Other inputs at VCC or GND
Note 6: Typical values are at VCC = 5.0V and TA = +25C Note 7: Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins.
Conditions IIN = -18mA
3
www.fairchildsemi.com
FST16211
AC Electrical Characteristics
TA = -40 C to +85 C, Symbol Parameter CL = 50pF, RU = RD = 500 VCC = 4.5 - 5.5V Min tPHL,tPLH tPZH, tPZL tPHZ, tPLZ Prop Delay Bus to Bus (Note 8) Output Enable Time Output Disable Time 1.5 1.5 Max 0.25 6.0 7.0 VCC = 4.0V Min Max 0.25 6.5 7.2 ns ns ns VI = OPEN VI = 7V for tPZL VI = OPEN for tPZH VI = 7V for tPLZ VI = OPEN for tPHZ Figures 1, 2 Figures 1, 2 Figures 1, 2 Units Conditions Figure No.
Note 8: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 50pF load capacitance, when driven by an ideal voltage source (zero output impedance).
Capacitance
Symbol CIN CI/O
(Note 9)
Parameter Typ 3 6 Max Units pF pF Conditions VCC = 5.0V VCC, OE = 5.0V
Control Pin Input Capacitance Input/Output Capacitance
Note 9: TA = +25C, f = 1 MHz, Capacitance is characterized but not tested.
AC Loading and Waveforms
Note: Input driven by 50 source terminated in 50 Note: CL includes load and stray capacitance Note: Input PRR = 1.0 MHz, tW = 500 ns
FIGURE 1. AC Test Circuit
FIGURE 2. AC Waveforms
www.fairchildsemi.com
4
FST16211
Physical Dimensions inches (millimeters) unless otherwise noted
54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-195, 5.5mm Wide Package Number BGA54A Preliminary
5
www.fairchildsemi.com
FST16211
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide Package Number MS56A
www.fairchildsemi.com
6
FST16211
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD56
Technology Description
The Fairchild Switch family derives from and embodies Fairchild's proven switch technology used for several years in its 74LVX3L384 (FST3384) bus switch product.
7
www.fairchildsemi.com
FST16211 24-Bit Bus Switch
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 8 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com www.fairchildsemi.com


▲Up To Search▲   

 
Price & Availability of FST16211

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X